*Conclusions:* Two scaled electric models of mesh reflectors have been constructed, and the radiation patterns have been measured. It has been shown that the similarities between the measured and calculated results are very close. The cross-polarisation level is low, and it is very likely that frequency re-use using dual polarisation is indeed possible.

29th October 1990

S. SATO A. ISO T. ORIKASA

T. SUGIMOTO

Space Communications Research Corporation

2-12-5 Iwamotochou Chiyoda-ku, Tokyo, Japan

## References

- KELLERMEIER, H., VORBRUGG, H., and PONTOPPIDAN, K.: 'The MBB unfurlable mesh antenna (UMA) design and development'. AIAA 11th Communication Satellite Systems Conference, 1986, (3), pp. 86-664
- 2 CLARRICOATS, P. J. B., HAI, Z., BROWN, R. C., POULTON, G. T., and CRONE, G. E.: 'A reconfigurable mesh reflector antenna'. IEE Conf. Publ. 1989, 1, pp. 112-116
- 3 RAHMAT-SAMI, Y., and LEE, S.: 'Vector diffraction analysis of reflector antennas with mesh surface', *IEEE Trans.*, 1985, AP-33, pp. 76-90
- 4 DUMONT, P., COMBES, P. F., and MATHIEU, B.: 'Analyse du rayonnement des antennes à réflecteur déployable', Ann. Télécommun., 1985, 40, pp. 387-395
- 5 POULTON, G. T., ZHOU, H., and CLARRICOATS, P. J. B.: Approximate theory for radiation from mesh reflectors', *Electron. Lett.*, 1988, 24, (23), pp. 1467–1468
- CHEN, C. C.: 'Transmission through a conducting screen perforated periodically with aperture', *IEEE Trans.*, 1970, MTT-18, pp. 627-632

## CMOS LAYOUT DESIGN OF THE HYSTERESIS McCULLOCH-PITTS NEURON

Indexing terms: Networks, Hysteresis

A McCulloch-Pitts neuron is the simplified neuron model which has been successfully used for many optimisation problems. The neural network with the hysteresis property can suppress the oscillatory behaviours of neural dynamics so that the convergence time is shortened. In this paper, digital CMOS layout design of the hysteresis McCulloch-Pitts neuron is presented. Based on simulation results using the hysteresis McCulloch-Pitts binary neuron model, a 6-bit fixed point 2's complement arithmetic was adopted for the calculation of the input U of each neuron. Each neuron needs 204 transistors and requires a  $399 \lambda \times 368 \lambda$  layout area using the MOSIS scalable CMOS/bulk (SCMOS) VLSI technology with  $2\mu$ m rule of P well, double level metal. Layout design of the hysteresis McCulloch-Pitts neuron chip was completed, and fabrication of the chip and the design for the test circuit for the fabricated CMOS VLSI chip are underway at present.

Introduction: McCulloch and Pitts proposed a mathematical model of a neuron based on the biological computation in 1943.<sup>1</sup> The input/output function is given by

$$V_i = f(U_i) = 1 \qquad \text{if } U_i \ge 0 \tag{1}$$

where  $V_i$  and  $U_i$  are the output and the input of the *i*th neuron, respectively. The McCulloch–Pitts neuron and the modified McCulloch–Pitts neuron have been successfully used for graph planarisation problems,<sup>2</sup> tiling problems,<sup>3</sup> RNA secondary structure prediction problems,<sup>4.5</sup> maximum independent set problems,<sup>5</sup> sorting problems,<sup>6</sup> and *k*-colourability problems.<sup>7</sup>

The McCulloch-Pitts neural network is shown to converge faster than the sigmoid neural network.<sup>8</sup> The sigmoid neural

Т

ELECTRONICS LETTERS 6th December 1990 Vol. 26 No. 25

network introduced by Hopfield and Tank in 1985<sup>9</sup> is composed of sigmoid neurons, where the relation between output  $V_i$  and input  $U_i$  for the *i*th neuron is given by

$$g(U_i) = \frac{1}{2} \left[ 1 + \tanh\left(\frac{U_i}{U_0}\right) \right]$$
<sup>(2)</sup>

In eqn. 2,  $U_0$  is a constant called gain. However, the CMOS neural network introduces undesirable oscillatory behaviour. To overcome this problem, we introduced a hysteresis McCulloch-Pitts binary neuron model, discussed in Reference 10. The hysteresis property suppresses the oscillatory behaviour of neural dynamics so that the convergence time is consequently shorter. The hysteresis McCulloch-Pitts binary neuron has been successfully used for crossbar switch scheduling<sup>10</sup> and fault-cell allocation.<sup>11</sup> Fig. 1 shows the input/output relation of the hysteresis McCulloch-Pitts binary neuron model. The output of the *i*th hysteresis McCulloch-Pitts binary neuron model. The output of the *i*th hysteresis McCulloch-Pitts binary neuron  $V_i$  is given by

$$V_i = 1 \qquad \text{if } U_i \ge \text{UTP (upper trip point)} \\ 0 \qquad \text{if } U_i \le \text{LTP (lower trip point)} \qquad (2) \\ \text{unchanged} \qquad \text{if } \text{LTP} < U_i < \text{UTP} \end{cases}$$

where  $U_i$  is the input of the *i*th neuron. The output at any moment depends upon the present value of the input and the past values of the output.



Fig. 1 Hysteresis binary function

Layout design of the hysteresis McCulloch-Pitts binary neuron: There have been many investigators implementing the sigmoid and binary neurons. However, there is no implementation of the hysteresis McCulloch-Pitts binary neuron. There are two kinds of implementation methods for neural networks: digital circuits and analogue circuits. It is easier to implement neural networks using digital circuits than using analogue circuits because the digital approach is more tolerant of unavoidable variations.<sup>12</sup> Furthermore, the CMOS digital VLSI technology is one of the most successful technologies today. Thus, we present VLSI layout design of the hysteresis McCulloch-Pitts binary neuron using the CMOS digital VLSI technology.

Our simulation results<sup>2-7</sup> using the hysteresis McCulloch– Pitts binary neuron model give the following facts:

(1) The computation resolution with the range from -15 to 10 in integer numbers is sufficient for the correct motion of each neuron. (2) The maximum hysteresis range is 10. If the hysteresis range is too big, the convergence speed of the system is found to be very low. Based on these facts, we set the following architecture for CMOS VLSI design of the hysteresis McCulloch-Pitts binary neurons:

(i) To realise the hysteresis property, we design a sequential circuit using flip-flop programming.

(ii) The fixed point 2's complement arithmetic is used for calculation of U which requires additions and subtractions only.

(iii) To express the value of U, we use 6 bits with 2's complement arithmetic which is sufficient to express the integer range from -15 to 10.

2093

(iv) For simplicity, the LTP is set at 0 and the UTP can be reset between 0 and 7. Thus, the maximum hysteresis range can be expressed with 3 bits.

Fig. 2 shows the state transition of the hysteresis McCulloch-Pitts binary neuron. Here, two circles represent two different states, where the output of the neuron is 0 or 1, respectively. Each arrow indicates the state transition. The numbers attached to each arrow represent the range of the input.



Fig. 2 State transition of hysteresis McCulloch-Pitts binary neuron

Fig. 3 shows the digital circuit diagram of the hysteresis McCulloch-Pitts binary neuron. The 5-bit input U(U0, U1, ..., U5) is compared at the 5-bit comparator with the specific value which will be equal to either LTP or UTP. A multiplexer realised by three NOR gates transmits the value of LTP or the value of UTP according to the previous state of the neuron itself which is labelled as 'V' and is stored in a leftmost flip-flop in Fig. 3. The state of a neuron is updated synchronously with a clock signal labelled 'CK2'. The 3-bit value of UTP is stored in the 3-bit shift register through the serial input line named 'Hys'. For this purpose, another clock signal labelled 'CK1' is prepared. This line is connected with a line named 'CLR' is prepared. This line is connected with a manual reset circuit which is fabricated out of the VLSI chip.

The proposed circuit of the hysteresis McCulloch-Pitts binary neuron using the CMOS VLSI technology is simulated using a logic simulator on a Macintosh SE/30. Fig. 4a shows the timing diagram of our simulation result. At the beginning of our simulation, one negative pulse is given to CLR to reset the flip-flops for the initial state. After three clock cycles of CK1, the 3-bit value as the maximum hysteresis range is loaded into the 3-bit shift register. To simulate the hysteresis function, twelve state changes (each state is denoted by  $A, B, \dots, M$  in Fig. 4b) are given to the circuit. The correct motion





Fig. 4 Simulation result of hysteresis McCulloch-Pitts binary neuron a Timing diagram of the simulation result

b Thirteen states of the simulated points



Fig. 3 Digital circuit diagram of hysteresis McCulloch-Pitts binary neuron

2094

ELECTRONICS LETTERS 6th December 1990 Vol. 26 No. 25

\_\_\_\_ T

of the output V of the hysteresis McCulloch-Pitts binary neuron is confirmed.



Fig. 5 Layout diagram of hysteresis McCulloch-Pitts neuron

Fig. 5 shows the layout diagram of a hysteresis McCulloch-Pitts binary neuron using the MOSIS scalable CMOS/bulk (SCMOS) VLSI technology with  $2\mu m$  rule of P well, double level metal. Each neuron needs a  $399 \lambda \times 368 \lambda$  layout area using the MOSIS scalable CMOS/bulk (SCMOS) VLSI technology with  $2\mu m$  rule of P well, double level metal. Layout design of the hysteresis McCulloch-Pitts binary neuron chip was completed. We are fabricating the chip and designing the test circuit for the fabricated CMOS VLSI chip at present.

12th October 1990

T. KUROKAWA Department of Computer Science National Defense Academy Yokosuka 239, Japan

K. C. LEE Y. B. CHO Y. TAKEFUJI Department of Electrical Engineering and Applied Physics Case Western Reserve University Cleveland, Ohio 44106, USA

## References

- 1 MCCULLOCH, w. s., and PITTS, w. H.: 'A logical calculus of ideas immanent in nervous activity'. Bulletin of Mathematical Biophysics, 1943, 5, p. 115
- pnysics, 1943, 5, p. 115
  2 TAKEFUJI, Y., and LEE, K. C.: 'A near-optimum parallel planarization algorithm', *Science*, September 1989, 245, pp. 1221–1223
  3 TAKEFUJI, Y., and LEE, K. C.: 'A parallel algorithm for tiling problems', *IEEE Trans. on Neural Networks*, 1990, 1, (1), pp. 143–145
- 4 TAKEFUJI, Y., LIN, W., and LEE, K. C.: 'A parallel algorithm for estimating the secondary structure in Ribonucleic Acids', Bio-logical Cybernetics, 1990, 63, (5), pp. 143-145
- 5 TAKEFUJI, Y., LI-LIN CHEN, LEE, K. C., and HUFFMAN, J.: 'A parallel algorithm for finding a near-maximum independent set of a circle graph', IEEE Trans. on Neural Networks, 1990, 1, (3), pp. 263-267
- 6 TAKEFUJI, Y., and LEE, K. C.: 'A super parallel sorting algorithm based on neural networks', IEEE Trans. on Circuits and Systems, 1990, 37, (11), pp. 1425-1429
- 7 TAKEFUJ, Y., and LEE, K. C.: 'Artificial neural networks for four-coloring problems and k-colorability problems'. To be published in IEEE Trans. on Circuits and System
- 8 FOO, Y.-P. S., TAKEFUJI, Y., and SZU, H.: 'Binary neurons with analog communication links for solving large-scale optimization problems'. Proc. of the International Neural Network Society Meeting, 1988
- 9 HOPFIELD, J. J., and TANK, D. W.: 'Neural computation of decisions in optimization problems', Biological Cybernetics, 1985, 52, pp. 141-152

ELECTRONICS LETTERS 6th December 1990 Vol. 26 No. 25

- 10 TAKEFUR, Y., and LEE, K. C.: 'An artificial hysteresis binary neuron:
- a model suppressing the oscillatory behaviours of neural dynamics'. To appear in *Biological Cybernetics* FUNABIKI, N., and TAKEFUJI, Y.: 'A parallel algorithm for spare allocation problems'. To be published in *IEEE Trans. on Reliabil*-11
- 12 MASAKI, A., HIRAI, Y., and YAMADA, M.: 'Neural networks in CMOS: a case study', IEEE Circuits and Devices, 1990, 6, (4), pp. 12-17

## **CW OPERATION OF SEMICONDUCTOR RING LASERS**

Indexing terms: Semiconductor lasers, Lasers

Semiconductor ring lasers have been fabricated in single quantum well material using electron-beam lithography and SiCl<sub>4</sub> dry etching. CW operation has been achieved in  $84 \,\mu m$ diameter rings at a threshold current of 24 mA. This low value makes the structure very suitable for monolithic integration in optoelectronic circuits.

Introduction: The vast majority of semiconductor lasers rely on a Fabry-Perot cavity formed by two cleaved facets which are very easily fabricated. However, when the laser is to be integrated monolithically with other optical or electronic components, the need for cleaved facets constitutes a severe constraint, so that alternative methods of providing feedback are required. The following methods have been reported concerning a Fabry-Perot cavity:

(1) A grating as a distributed feedback element in DFB and DBR lasers overcomes the need for one or both cleaved facets. Such lasers, however, are difficult to fabricate and the structure requires overgrowth.

(2) Dry etching has been demonstrated<sup>1</sup> as a suitable technique for fabricating facets nearly as smooth as cleaved ones. The use of a faceted laser in an optoelectronic integrated circuit (OEIC), however, introduces additional losses when coupling into subsequent components of the system

(3) Microcleaving<sup>2</sup> has the further disadvantage of requiring very high mesas, which is very undesirable for multilevel lithography.

An alternative to those different techniques of forming a Fabry-Perot cavity is to use a circular waveguide resonator, an approach which completely eliminates the need for a facet. The few attempts of such devices with reported threshold currents of 300 mA,  $^3$   $180 \text{ mA}^4$  and  $80 \text{ mA}^5$  demonstrated the potential of the structure, but the threshold currents were still too high for practical devices. Other authors<sup>6,7</sup> have reported on semi- or quartercircle structures, but those do require one or two cleavings which is unacceptable for complex integration.

In this letter we report the first CW operation of semiconductor ring lasers to our knowledge.

Design: The structure that was fabricated is a pillbox (Fig. 1), where the effect of the 'whispering gallery'<sup>8</sup> is used as a guiding mechanism. The whispering gallery modes undergo total internal reflections at the outer GaAs-air interface without requiring an inner boundary providing the angle of incidence is shallow. A different approach to understanding the guiding mechanism has been previously reported<sup>5</sup> by transforming the curved structure into a straight one using the conformal transformation technique.<sup>9</sup> As a result, the refractive index within the transformed guide is represented by the following dependence on the radius:

 $n(r) = n(\rho)e^{r/R}$ 

with  $n(\rho)$  being the initial index distribution and R the radius of the structure that has been transformed. This expression illustrates that the transformed refractive index increases

2095